William Nitsch Raashid Ansari Jon Frey

### System Design:

The original design for our washing machine included the desired eight states, individual hot and cold water temperature control and included robustness features such as detecting a loss of power (and restarting the system) and detecting the opening and closing of the door, controlling the water output and resuming the current state afterwards. While this design simulated properly, Design Vision was not able to synthesize it for unknown reasons (we spent many hours trying to solve this problem). Since this was our intended design, a state diagram has been included along with an explanation of the design. In the diagram, P is power, I is the increment signal, D is the door (0: closed, 1: open), and Return is the state to return to when the door is closed again. In this system, when a door is opened the system turns off the water for both hot and cold and then assumes the IDLE state until the door is closed. The detection of the door is asynchronous.

The second state diagram is the diagram of the system that was implemented. It is the same system without the detection of the door opening and closing. With each positive clock edge, the system increments or decrements states in a synchronous manner. In both systems, power loss detection and subsequent assumption of the OFF state is asynchronous. Upon being powered on, the system enters the IDLE state and then increments with respect to the increment signal on each positive clock edge.



Figure 1: Originally Intended Design



Figure 2: Implemented Design

### Source Code Justification:

In the design of the source code, it was chosen that a case statement be the preference for the design. A FSM-structure was chosen for the design. It was chosen that based on the amount of states, a 3 bit signal would be enough to represent the state. There were a total of 8 states in our design. There is 1 "off" state for when the power is off, 1 "idle" state for when the machine is not running, or incrementing, and 6 states for the washing machine. We originally wanted to add two scenarios that we could handle, which are if the machine asynchronously loses power, or if the door asynchronously opens. We were successful in implementing both signals in simulation. Unfortunately, Design Vision had several issues with our design, and we had written 8-9 different design, but only could synthesize the design with the asynchronous power exception being handled. The glitches pictured are mostly due to switching FSM states and as the bits are switching, the state is read out wrong due to the propagation delay.

## Source Code:

```
`timescale 1ns/1ns
module WashingMachine8(clkorig, finalwater, finalfinalstate,power,clk);
input power, clkorig;
output reg[2:0] finalfinalstate;
reg[2:0] currentstate;
req increment;
output wire clk;
// MSB = hot water, LSB = cold water
output reg[1:0] finalwater;
reg[1:0] currentwater;
//off = 000
//Idle = 001
//Wash fill = 010
//Wash agitate = 011
//Wash spin = 100
//Rinse fill = 101
//Rinse agitate = 110
//Rinse spin = 111
    localparam Off = 3'h0;
    localparam Idle = 3'h1;
    localparam Wash fill = 3'h2;
    localparam Wash agitate = 3'h3;
    localparam Wash spin = 3'h4;
    localparam Rinse fill = 3'h5;
    localparam Rinse agitate = 3'h6;
    localparam Rinse spin = 3'h7;
assign clk = clkorig&power;
```

```
always@(posedge clk or negedge power) // or negedge power or posedge door or
posedge (~door))
 begin
  if(~power)
 begin
  increment <= 1'b0;</pre>
  finalfinalstate <= Off;</pre>
  finalwater <= 2'h0;</pre>
  end
  else
 begin
      case (increment)
            1'b1:
                begin
                    case (finalfinalstate)
                      Off: begin currentstate = Idle; currentwater = 2'h0;
end
                        Idle: begin currentstate = Wash fill; currentwater =
2'h2; end
                        Wash fill: begin currentstate = Wash agitate;
currentwater = 2'h2; end
                        Wash agitate: begin currentstate = Wash spin;
currentwater = 2'h2; end
                        Wash spin: begin currentstate = Rinse fill;
currentwater = 2'h1; end
                        Rinse fill: begin currentstate = Rinse agitate;
currentwater = 2'h1; end
                        Rinse agitate: begin currentstate = Rinse spin;
currentwater = 2'h1; end
                        Rinse spin: begin currentstate = Idle; currentwater =
2'h0; end
                        default: begin currentstate = Idle; currentwater =
2'h0; end
                    endcase
                end
            1'b0:
                begin
                    case (finalfinalstate)
                      Off: begin currentstate = Idle; currentwater = 2'h0;
end
                         Idle: begin currentstate = Idle; currentwater = 2'h0;
end
                        Wash fill: begin currentstate = Wash fill;
currentwater = 2'h2; end
                        Wash agitate: begin currentstate = Wash agitate;
currentwater = 2'h2; end
                        Wash spin: begin currentstate = Wash spin;
currentwater = 2'h2; end
                        Rinse fill: begin currentstate = Rinse fill;
currentwater = 2'h1; end
                        Rinse agitate: begin currentstate = Rinse agitate;
currentwater = 2'h1; end
                        Rinse spin: begin currentstate = Rinse spin;
currentwater = 2'h1; end
                        default: begin currentstate = Idle; currentwater =
2'h0; end
```

```
endcase
end
endcase
finalfinalstate <= currentstate;
finalwater <= currentwater;
increment <= 1'b1;
end
end
endmodule</pre>
```

### Testbench Justification:

The testbench was designed to test whether the circuit works as per the original design. We test that if the power is off, does the clock still go on. We also test if the state of the machine goes to zero (Off state) when the power goes out. Another test case was whether the water temperature is correct for according to the states that the machine is in. If any of the above conditions are not met, the warning signal would go high to make the error prominent. A screenshot for the same can be seen below.

We test the machine at 4 major test points mentioned above to check if the machine responds correctly to the asynchronous power signal. We think these are the test cases necessary to be checked for robustness according to the design.



Figure 3: Output of the Test Bench



Figure 4: Handling Power Situation

# Glitches:



Figure 5: Testbench waveform comparing between behavioral vs post-synthesized circuits

### Glitches in State transition:







Water state transition glitch:



## Testbench Source Code:

```
`timescale 1ns/1ns
module WashingMachineTBoriginal8;
  reg power;
 wire[2:0] currentstate, currentstate beh;
  reg clk;
 wire actualclk, actualclk beh;
 wire[1:0] water, water beh;
 reg warning;
 WashingMachine8PostV w0(.clkorig(clk), .power(power), .finalwater(water),
.finalfinalstate(currentstate), .clk(actualclk));
  WashingMachine8 w1(.clkorig(clk), .power(power), .finalwater(water beh),
.finalfinalstate(currentstate beh), .clk(actualclk beh));
  initial
 begin
    $sdf annotate("WashingMachine8.sdf",w0,,,"MAXIMUM");
          power = 1'b0;
         clk = 1'b0;
    #13
        power = 1'b1;
        power = 1'b0;
    #40
         power = 1'b1;
    #10
    #150 $finish;
  end
  always
 begin
   #10 clk = \simclk;
  end
  always@(clk, power)
 begin
  if(currentstate == (3'h2 || 3'h3 || 3'h4)) //Checking water temperature for
wash states
     begin
        case (water)
            2'b01:warning=1'b0;
            default:warning=1'b1;
        endcase
      end
      else
     begin
       warning=1'b0;
      if(currentstate == (3'h5 || 3'h6 || 3'h7)) //Checking water temperature
for rinse states
     begin
        case(water)
            2'b10:warning=1'b0;
            default:warning=1'b1;
        endcase
```

```
end
      else
      begin
        warning=1'b0;
      if(currentstate == (3'h0 || 3'h1)) //Checking water state for Idle and
Off states
      begin
        case(water)
            2'b00:warning=1'b0;
            default:warning=1'b1;
        endcase
      end
      else
      begin
        warning=1'b0;
      end
      //Checking clock and state when power is out
      if(power == 1'b0)
      begin
        case(actualclk)
            1'b1:warning = 1'b1;
            1'b0:warning = 1'b0;
        endcase
        case (currentstate)
            3'h0:warning = 1'b0;
            default:warning = 1'b1;
        endcase
      end
      else
        warning = 1'b0;
      $display("clock=%b, power=%b, current state=%d, water temperature=%d,
warning=%b",clk,power,currentstate,water,warning);
    end
  endmodule
```

# Reporting the area of our design:

